

# 集成电路原理与设计3.器件模型二

宋 美 shuangsonghz@zju.edu.cn

# **Syllabus**



| 课数 | 內容     | 课数 | 内容        |
|----|--------|----|-----------|
| 1  | 导论     | 9  | 差分放大器     |
| 2  | 器件模型一  | 10 | 运算放大器     |
| 3  | 器件模型二  | 11 | 逻辑门       |
| 4  | 工艺流程   | 12 | 组合逻辑      |
| 5  | 模拟基本单元 | 13 | 村序逻辑      |
| 6  | 电流镜与基准 | 14 | 加法器/乘法器   |
| 7  | 单级放大器  | 15 | 集成电路专题讲座一 |
| 8  | 课堂测验   | 16 | 集成电路专题讲座二 |

# Recall the last chapter (1)

- Diode and its application for ESD devices
- I/V curve and operation region of MOSFET

**Linear:** 
$$I_D = \mu_n C_{OX} \frac{W}{L} \left[ (V_{GS} - V_{TH}) V_{DS} - \frac{1}{2} V_{DS}^2 \right]$$

**Saturation:** 
$$I_D = \frac{1}{2} \mu_n C_{OX} \frac{W}{L} (V_{GS} - V_{TH})^2$$

Body Effect

$$V_{TH} = V_{TH0} + \gamma \left( \sqrt{\left| 2\Phi_F + V_{SB} \right|} - \sqrt{\left| 2\Phi_F \right|} \right)$$

# Recall the last chapter (2)

Channel Length Modulation

$$I_D \approx \frac{1}{2} \mu_n C_{ox} \frac{W}{L} (V_{GS} - V_{TH})^2 (1 + \lambda V_{DS})$$

■ Weak inversion for low power circuits

$$I_D = I_O \exp \frac{V_{GS}}{\varsigma V_T}$$

Derive Gm in linear, saturation and weak inversion

#### **Outline**



- □ Review : Diodes
- MOS I/V Characteristics
- MOS Device Models
  - MOS Device Capacitances
  - MOS Small-Signal Model
- MOS Short-Channel Effect
- MOS SPICE Models

## Parasitic Resistance and Capacitance



- The gate polysilicon, S/D terminals must be tied to metal (aluminum) wires that serve as interconnects with low resistance and capacitance.
- Parasitic resistance and capacitance

They are small: several ohms resistance

and several famtofarad capacitance (fF)

They are important: - speed for digital/analog

stability for digital/analog

# **MOS Device Layout**

□ To minimize the capacitance of the source and drain, the total area of each junction must be minimized.



# **MOS Device Capacitance: CBX**

- ☐ To predict high-frequency behavior
- □ C<sub>BD</sub> and C<sub>BS</sub> (diode cap)
   associate with the back-biased depletion
   region between the drain and substrate
   and the source and substrate



$$C_{j} = \frac{C_{j0}}{\left[1 - \left(\frac{V_{d}}{\varphi_{0}}\right)\right]^{m}}$$

$$C_{j0} = \sqrt{\frac{q\varepsilon_{si}\left(N_A + N_D\right)}{2\varphi_0}} \qquad \varphi_0 = \frac{kT}{q} \cdot \ln\left(\frac{N_A N_D}{n_i^2}\right) \qquad m = 0.3 \sim 0.5$$

- Capacitance per area

 $c_{\mathsf{GB}}$ 

 $c_{GS}$ 

## **MOS Device Capacitance: Depletion Cap**







Side-wall capacitance (per perimeter)



X: "S" or "D"
AS=area of the source
PS=perimeter of the source
CJSW=zero bias, bulk-source sidewall
capacitance
MJSW=bulk-source sidewall grading coefficient

## An ESD device based on sidewalls

☐ Cjsw >> Cj





# MOS Device Capacitance: C<sub>GD/GS/GB</sub>

 $\subset$   $C_{GD}$ ,  $C_{GS}$  and  $C_{GB}$  are all common to the gate and are dependent on the operating condition of the transistor





## **MOS Device Capacitance: Depletion Cap**



 $C_5$ ,  $C_6$ : the junction capacitance between S/D areas and the substrate

| Polysilicon gate   |
|--------------------|
|                    |
| Н С                |
| /)/-c              |
|                    |
| Source Drain       |
| F//                |
| E                  |
| SiO <sub>2</sub> B |
| Bulk               |

| Туре | p-Channel             | n-Channel             | Units            |
|------|-----------------------|-----------------------|------------------|
| CGSO | $220 \times 10^{-12}$ | $220 \times 10^{-12}$ | F/m              |
| CGDO | $220 \times 10^{-12}$ | $220 \times 10^{-12}$ | F/m              |
| CGBO | $700 \times 10^{-12}$ | $700 \times 10^{-12}$ | F/m              |
| CJ   | $560 \times 10^{-6}$  | $770 \times 10^{-6}$  | F/m <sup>2</sup> |
| CJSW | $350 \times 10^{-12}$ | $380 \times 10^{-12}$ | F/m              |
| MJ   | 0.5                   | 0.5                   |                  |
| MJSW | 0.35                  | 0.38                  |                  |

Bottom: ABCD=EFGH

Sidewall: ABFE+BCGF+ DCGH+ADHE

=> perimeter: EF+FG+GH+HE

A typical S/D:  $1.8\mu m \times 5\mu m$ 

 $C_{\rm BX}$  of N-Channel: 12.1fF  $C_{\rm BX}$  of P-Channel: 9.8fF.

 $C_2$ : the channel-to-bulk capacitance  $C_{2,j0} = \sqrt{\frac{q\varepsilon_{si}N_{sub}}{4\varphi_F}} \times WL$ 

#### **MOS Device Capacitance: Depletion Cap**

**Example** 

Calculate the source and drain junction capacitance of the transistor





$$C_{DB} = \frac{W}{2}EC_j + 2\left(\frac{W}{2} + E\right)C_{jsw}$$

$$C_{SB} = 2\left[\frac{W}{2}EC_j + 2\left(\frac{W}{2} + E\right)C_{jsw}\right]$$

$$= WEC_j + 2\left(W + 2E\right)C_{jsw}$$

How to reduce the drain junction capacitor of MOS?

## MOS Device Capacitance: Charge-storage Cap



C<sub>1</sub>: gate-to-channel capacitance

$$C_1 = W_{\text{eff}}(L-2L_{\text{D}})C_{\text{ox}} = W_{\text{eff}}L_{\text{eff}}C_{\text{ox}}$$

**C**<sub>3</sub>/**C**<sub>4</sub>: overlap capacitances between G and S/D

$$C_3 = C_4 \approx (L_D)(W_{eff}) C_{ox} = (CGXO) W_{eff}$$

| <b>V</b> . | "()" | - 14 | "D" |
|------------|------|------|-----|
| X.         | "S"  | or   | U   |

| Туре | p-Channel             | n-Channel             | Units            |
|------|-----------------------|-----------------------|------------------|
| CGSO | $220 \times 10^{-12}$ | $220 \times 10^{-12}$ | F/m              |
| CGDO | $220 \times 10^{-12}$ | $220 \times 10^{-12}$ | F/m              |
| CGBO | $700 \times 10^{-12}$ | $700 \times 10^{-12}$ | F/m              |
| CJ   | $560 \times 10^{-6}$  | $770 \times 10^{-6}$  | F/m <sup>2</sup> |
| CJSW | $350 \times 10^{-12}$ | $380 \times 10^{-12}$ | F/m              |
| MJ   | 0.5                   | 0.5                   |                  |
| MJSW | 0.35                  | 0.38                  | ***              |

## MOS Device Capacitance: $C_{GS}$ , $C_{GD}$ , $C_{GB}$





#### **Cutoff region**

$$C_{GS} = C_3$$

$$C_{GD} = C_4$$

$$C_{\rm GB} = C_1 // C_2$$

#### **Triode region**

$$C_{GS} = C_3 + 1/2 \cdot C_1$$

$$C_{GD} = C_4 + 1/2 \cdot C_1$$



#### **Saturation region**

$$C_{\text{GS}} = C_3 + 2/3 \cdot C_1$$

$$C_{GD} = C_4$$



## MOS Device Capacitance: $C_{GS}$ , $C_{GD}$ , $C_{GB}$



- $C_{SB}$  and  $C_{DB}$  are a function of the source and drain voltages with respect to the substrate.
- $C_{GB}$  is usually **neglected** in triode and saturation regions because the **inversion layer acts as a "shield"** between the gate and the bulk, so if  $V_{G}$  varies, the charge is supplied by S/D rather than the bulk.

#### **Outline**



- Review: Diodes
- MOS I/V Characteristics
- MOS Device Models
  - MOS Device Capacitances
  - MOS Small-signal Models
- MOS Short-Channel Effect
- MOS SPICE Models

# **MOS Small-Signal Model**



Fig. (a) Basic MOS small-signal model, (b) channel-length modulation represented by a dependent current source, (c) Channel-length modulation represented by a resistor, (d) Body effect represented by a dependent current source.

## **MOS Small-Signal Model: Parameters**

□ Transconducance跨导 g<sub>m</sub>

$$g_{m} = \frac{\partial I_{D}}{\partial V_{GS}} \Big|_{V_{DS},const} = \mu_{n} C_{ox} \frac{W}{L} (V_{GS} - V_{TH}) = \sqrt{2 \mu_{n} C_{ox} \frac{W}{L} I_{D}} = \frac{2I_{D}}{V_{GS} - V_{TH}}$$
 
$$V_{ON} = V_{GS} - V_{TH}$$

□ 衬底跨导 **g**mb

$$g_{mb} = \frac{\partial I_D}{\partial V_{BS}} = \mu_n C_{ox} \frac{W}{L} (V_{GS} - V_{TH}) \left( -\frac{\partial V_{TH}}{\partial V_{BS}} \right)$$

$$\therefore \frac{\partial V_{TH}}{\partial V_{BS}} = -\frac{\partial V_{TH}}{\partial V_{SB}} = -\frac{\gamma}{2} (2\Phi_F + V_{SB})^{-1/2}$$

$$\vdots g_{mb} = g_m \frac{\gamma}{2\sqrt{2\Phi_F + V_{SB}}} = \eta g_m$$

$$\eta = g_{mb}/g_m \qquad \eta \uparrow \Rightarrow g_{mb} \uparrow,$$

$$\eta = g_{mb}/g_m \sim 0.1-0.2$$

 $\square$  Output resistance  $r_0$  in saturation region

$$r_{O} = \frac{\partial V_{DS}}{\partial I_{D}} = \frac{1}{\partial I_{D}/\partial V_{DS}} = \frac{1}{\frac{1}{2} \mu_{n} C_{ox} \frac{W}{L} (V_{GS} - V_{TH})^{2} \cdot \lambda} \approx \frac{1}{\lambda I_{D}} \qquad r_{O} = \frac{V_{E} L}{I_{DS}}$$

## **MOS Small-Signal Model**



- How to use the model in analyzing a complex circuit intuitively?
- Determine the simplest device model with reasonable accuracy to represent the role of each transistor!

#### Gm and ro in I/V curve



#### NMOS vs. PMOS



The current in PMOS model is opposite of that in NMOS model

- PMOS devices are quite **inferior** (remember the substrate is p-type) to NMOS in most CMOS technology.
  - Lower mobility of holes ( $\mu_p C_{ox} \approx 1/2 \sim 1/3 \ \mu_n C_{ox}$ ) yield lower current drive and conductance.
- NMOS exhibit **higher output resistance**, providing more ideal current sources and higher gain in amplifiers.
- As such is it preferred to incorporate NMOS rather than PMOS wherever possible.

## MOS SPICE Models – Level 1

#### Table Level 1 SPICE Models for NMOS and PMOS Devices.

| NMOS Model   |              |               |                 |
|--------------|--------------|---------------|-----------------|
| LEVEL = 1    | VTO = 0.7    | GAMMA = 0.45  | PHI = 0.9       |
| NSUB = 9e+14 | LD = 0.08e-6 | UO = 350      | LAMBDA = 0.1    |
| TOX = 9e-9   | PB = 0.9     | CJ = 0.56e-3  | CJSW = 0.35e-11 |
| MJ = 0.45    | MJSW = 0.2   | CGDO = 0.3e-9 | JS = 1.0e-8     |
| PMOS Model   |              |               |                 |
| LEVEL = 1    | VTO = -0.8   | GAMMA = 0.4   | PHI = 0.8       |
| NSUB = 5e+14 | LD = 0.09e-6 | UO = 100      | LAMBDA = 0.2    |
| TOX = 9e-9   | PB = 0.9     | CJ = 0.94e-3  | CJSW = 0.32e-11 |
| MJ = 0.5     | MJSW = 0.3   | CGDO = 0.3e-9 | JS = 0.5e-8     |

**VTO**: threshold voltage with zero  $V_{SB}$  (unit: V); **GAMMA**: body effect coefficient (unit:  $V^{1/2}$ )

**PHI**:  $2\Phi_F$  (unit: V);

**TOX**: gate oxide thickness (unit: m)

**NSUB**: substrate doping (unit: cm<sup>-3</sup>) **LD**: source/drain side diffusion (unit: m)

**UO:** channel mobility (unit: cm<sup>2</sup>/V/s) **LAMBDA:** channel-length modulation coefficient (unit: V<sup>-1</sup>)

**CJ:** source/drain bottom-plate junction capacitance per unit area (unit: F/m<sup>2</sup>) **CJSW:** source/drain sidewall junction capacitance per unit length (unit: F/m)

**PB:** source/drain junction built-in potential (unit: V)

**MJ:** exponent in CJ equation (unitless) **MJSW:** exponent in CJSW equation (unitless)

**CGDO:** gate-drain overlap capacitance per unit width (unit: F/m) **CGSO**: gate-source overlap capacitance per unit width (unit: F/m)

**JS:** source/drain leakage current per unit area (unit: A/m<sup>2</sup>)

#### Some useful values

- □ Vth: 400~600mV□ Vqs: 400~800mV
- □ Vds: minimum 100~200mV
- □  $Gm/I_D$ : 0.1 ~ 25 (>20 subthreshold region)
- $\square$  Ro:  $1/(0.1 \sim 10*I_D)$
- ☐ Gm\* Ro: ~100 (single-stage amplifier)
- □ Cgs, Cgd: 1~3fF/um<sup>2</sup>

#### Real values based on simulations

#### ☐ Ro at different W/L and Vds/Ids

#### **PMOS**

| W/L(um)<br>Id / Vds | 1/0.1  | 10/0.1 | 1/1    | 10/1   | 10/10 | 100/1  | 100/10 |
|---------------------|--------|--------|--------|--------|-------|--------|--------|
| 1uA 0.2V            | 326.2k | 319k   | 732.4k | 898.5k | 1.14M | 1.36M  | 1.49M  |
| 10uA 0.5V           | 66.2k  | 48.6k  | 273.6k | 269.4k | 837k  | 165.3k | 874.8k |

#### **NMOS**

| W/L(um)<br>Id / Vds | 1/0.1  | 10/0.1 | 1/1    | 10/1   | 10/10  | 100/1  | 100/10 |
|---------------------|--------|--------|--------|--------|--------|--------|--------|
| 1uA 0.2V            | 499.5k | 429.6k | 765.7k | 1.654M | 913.3k | 1.42M  | 2.94M  |
| 10uA 0.5V           | 111k   | 48.2k  | 146.6k | 609.7k | 139.6k | 394.3k | 1.89M  |

#### **Outline**



- Review: Diodes
- MOS I/V Characteristics
- MOS Device Models
- MOS Short-Channel Effect
  - Scaling Theory
  - Short-channel Effects: Carrier Mobility Degradation, Hot-Carrier Effect
- MOS SPICE Models

Reference:

Chapter 17, <Design of Analog CMOS Integrated Circuits>Razavi著

# Scaling-down按比例缩小(1)

- The square-law characteristics for MOSFETs provide moderate accuracies for devices with minimum channel lengths of greater than several microns (µm).
- □ As device dimensions continue to scale down, higher order effects necessitate more complex models.

The two principal reasons for the dominance of **CMOS technology** in today's semiconductor industry:

- 1) the zero static power dissipation of CMOS logic;
- 2) the **scalability** of MOSFETs.

# Scaling-down按比例缩小(2)

#### Scaling theory (Robert Dennard, IBM Reseacher)

- (1) reduce all lateral and vertical dimensions by  $\alpha$  (>1) W, L,  $t_{ox}$ ,  $x_{j}$ , ...... density  $\uparrow \alpha^{2}$
- (2) reduce the threshold voltage and the supply voltage by  $\alpha$   $V_{DD}$ ,  $V_{TH}$
- (3) increase all of the doping levels by  $\alpha$   $n^+$ ,  $p^+$



 $I_D/\alpha$ ,  $C_{channel}/\alpha =>$  speed  $\uparrow \alpha P/\alpha^{3}$ ,





Constant-voltage scaling

**Dennard, Robert H.**, Gaensslen, Fritz H., Yu, Hwa-Nien, Rideout, V. Leo, Bassous, Ernest, & LeBlanc, Andre R. "Design of ion-implanted MOSFET's with Very Small Physical Dimensions," **IEEE Journal of Solid-State Circuits**, Vol. 9 (October 1974) pp. 256-268.

#### **Short-Channel Effect**

#### **Reasons:**

- ☐ The **electric fields** increase supply voltage has not scaled proportionally.
- ☐ The **built-in potential** Φ<sub>B</sub> is neither scalable nor negligible.
- ☐ The **depth of S/D junctions** cannot be reduced easily.
- □ The mobility decreases as the substrate doping increases.
- ☐ The subthreshold slope (described below) is not scalable.

#### **Short-Channel Effect:**

- Threshold voltage variation
  - Effect of channel length on threshold: Short channel -> Reduction of V<sub>TH</sub>
  - Drain-induced barrier lowering (DIBL): High V<sub>DS</sub> -> Reduction of V<sub>TH</sub>
- Output impedance variation with V<sub>DS</sub>
  - How to simulate this? DC OP at the maximum signal amplitude
- Mobility degradation and velocity saturation
- Hot carrier effect
- Aging model

# **Carrier Mobility Degradation**

#### Zero Field Mobility



Carrier mobility as a function of **doping concentration** in silicon at room temperature

## Carrier Mobility Degradation- Temp dependence

#### Temperature-Dependence Carrier Mobility Degradation



$$\mu(T) = \mu_0(T_0) \cdot \left(\frac{T}{T_0}\right)^{-m}$$
 $m = 1.2 \sim 1.6$  1.5

$$K'(T) = K'(298K) \cdot \left(\frac{298K}{T}\right)^{3/2}$$

$$\frac{\partial (V_{TH})}{\partial T} \approx -2 \sim 3mV/^{\circ}C$$

#### Carrier Mobility Degradation- Vertical Field

At large V<sub>GS</sub>, the high electric field between the gate and the channel confines the charge carries to a narrow region below the oxide-silicon interface more carrier scattering and lower mobility



$$\mu_{eff} = \frac{\mu_0}{1 + \theta(V_{GS} - V_{TH})}$$

where  $\theta$  is constants.

lowering 
$$I_D$$
 and  $g_m$   $I_D = \frac{1}{2} \frac{\mu_0 C_{ox}}{1 + \theta (V_{GS} - V_{TH})} \frac{W}{L} (V_{GS} - V_{TH})^2$ 

$$\theta(V_{GS} - V_{TH}) \ll 1 \quad I_D \approx \frac{1}{2} \mu_0 C_{ox} \frac{W}{L} [1 - \theta(V_{GS} - V_{TH})] (V_{GS} - V_{TH})^2$$
$$\approx \frac{1}{2} \mu_0 C_{ox} \frac{W}{L} [(V_{GS} - V_{TH})^2 - \theta(V_{GS} - V_{TH})^3].$$

the existence of higher harmonics in the drain current.

## Carrier Mobility Degradation- Velocity saturation

#### **Lateral Field**

$$E = \frac{\mu_n}{2v_{sat}L}$$

$$E_X=1V/\mu m$$

$$E_X=1V/\mu m$$
  $v_{sat}=10^7 cm/s$ 

$$I_D = v_{sat}Q_d = v_{sat}WC_{OX}\left(V_{GS} - V_{TH}\right)$$

#### 线性!与L无关!

$$g_m = v_{sat}WC_{OX}$$
 恒定!

!!! Never enter the high-current or velocity saturation region







## Saturation region vs. velocity saturation



## **Hot-Carrier Effect**



- Velocity saturation lead to more gate and bulk leakage current.
- The leakage current of memory becomes the majority of power consumption
- Balance between dynamic power and static power

# How to mitigate

- Threshold voltage variation
  - Effect of channel length on threshold: Short channel -> Reduction of V<sub>TH</sub> Use long channels
  - Drain-induced barrier lowering (DIBL): High V<sub>DS</sub> -> Reduction of V<sub>TH</sub> Reduce the V<sub>DD</sub>
- Output impedance variation with V<sub>DS</sub>
  - How to simulate this? DC OP at the maximum signal amplitude Use long channels and Reduce the V<sub>DD</sub>
- Mobility degradation and velocity saturation Use lower Vgs (large W/L) and lower Vds Use long channels
- Hot carrier effect

Use lower Vgs (large W/L) and lower Vds
Use long channels
Use thick oxide transistors
Use bulk-source connection

< ~180nm node
is good for digital
but usually more
challenge for
analog</pre>

# **Aging model**

☐ High reliability for Industrial and Auto Grade ICs

Consumer Grade: -10 ~ 85 °C, >1 years

Industrial Grade: -40 -125 °C, > 3 years

Auto Grade: -40 150 °C, > 10 years

Takes years to get qualified: **AEC-Q100** 

- The aging model is the real competitiveness of a foundry
- The aging model includes:
  - Hot carrier effect
  - Positive Bias Temperature Instability
  - Negative Bias Temperature Instability

# PBTI induced $V_{TH}$ increase



- ☐ High temperature and high Vgs leads to Si-H Bond breaking:
  - Increase of V<sub>TH</sub>
  - Decrease of channel current
  - Decrease of device speed

# An example of Aged inverter



# **Tool for Aging Simulation**

□ RelXpert: Reliability Expert

cādence

Virtuoso<sup>®</sup> RelXpert Reliability Simulator User Guide

Product Version 7.2 December 2009



#### **Outline**



- □ Review: Diodes
- MOS I/V Characteristics
- MOS Device Models
- MOS Short-Channel Effect
- MOS SPICE Models

#### **SPICE and Models**

#### □ Simulation Program with Integrated Circuit Emphasis

<= CANCER (Computer Analysis of Nonlinear Circuits, Excluding Radiation)

- Prof. Rohrer Nagel, Prof. Peterson (Department head)
- SPICE 2: Nagel

SPICE2G6: Ellis, Nagel的室友

SPICE3: Quarles, 增加了用户图像界面

- 开源代码的先驱
- 求解含有非线性器件的电路方程
  - ✓ 改进的节点分析法
  - ✓ 稀疏矩阵求解
  - ✓ 牛顿-拉夫逊迭代
  - ✓ 隐形数值积分
  - • • • •





#### **SPICE Simulator**

- HSPICE: Meta-software -> Avant!(1996) -> Synopsys (2001)
- □ PSPICE (PC SPICE): MicroSim -> OrCAD (1998) -> Cadence(2000)
- Spectre/Spectre-RF: Cadence
- Smart-Spice: Silvaco
- □ APLS: 华大九天





## **Types of Simulator**

- SPICE级仿真工具
  - aps (Cadence), Hspice(Synopsys), finesim spice(Synopsys), ALPS-AS(Empyrean)
  - 适合求解对精度要求高的模拟电路。
- □ Fast SPICE级仿真工具
  - hsim (Synopsys), XA(Synopsys), finesim pro(Synopsys), XPS(Cadence), ultrasim(Cadence)
  - 速度快、精度有损失
  - 数字电路
- □ 混合信号仿真工具
  - AMS Designer (Cadence), ALPS-MS(Empyrean)
  - SPICE+数字仿真器(如Synopsys的VCS, Cadence的 NC, Mentor的Modelsim) 连在一起运行

## **MOS SPICE Models**

Level 1: Shichman-Hodges Model

Level 1: Shichman-Hodges Model 
$$\begin{bmatrix} i_D = \frac{\mu_0 C_{OX} W}{L} \left[ (V_{GS} - V_{TH}) V_{GS} - \frac{V_{DS}}{2} \right] V_{DS} (1 + \lambda V_{DS}) & (0 \le V_{DS} \le V_{GS} - V_{TH}) \\ i_D = \frac{1}{2} \frac{\mu_0 C_{OX} W}{L} & (V_{GS} - V_{TH})^2 (1 + \lambda V_{DS}) & (0 \le V_{GS} - V_{TH} \le V_{DS}) \\ i_D = 0 & (V_{GS} < V_{TH}) \\ V_{TH} = V_{TH0} + \gamma \left( \sqrt{2|\phi_F|} + v_{SB} - \sqrt{2|\phi_F|} \right) & L_{eff} = L - 2L_D \end{bmatrix}$$

#### NOTE:

- The model does not include subthreshold conduction or any short-channel effects.
- C<sub>GS</sub> abruptly changes from (2/3) WLCox + WCov in saturation to (1/2) WLCox + Wcov in the triode region most computation algorithms experience convergence difficulties here

#### MOS SPICE Models – Level 1

#### Table Level 1 SPICE Models for NMOS and PMOS Devices.

| NMOS Model   |              |               |                 |
|--------------|--------------|---------------|-----------------|
| LEVEL = 1    | VTO = 0.7    | GAMMA = 0.45  | PHI = 0.9       |
| NSUB = 9e+14 | LD = 0.08e-6 | UO = 350      | LAMBDA = 0.1    |
| TOX = 9e-9   | PB = 0.9     | CJ = 0.56e-3  | CJSW = 0.35e-11 |
| MJ = 0.45    | MJSW = 0.2   | CGDO = 0.3e-9 | JS = 1.0e-8     |
| PMOS Model   |              |               |                 |
| LEVEL = 1    | VTO = -0.8   | GAMMA = 0.4   | PHI = 0.8       |
| NSUB = 5e+14 | LD = 0.09e-6 | UO = 100      | LAMBDA = 0.2    |
| TOX = 9e-9   | PB = 0.9     | CJ = 0.94e-3  | CJSW = 0.32e-11 |
| MJ = 0.5     | MJSW = 0.3   | CGDO = 0.3e-9 | JS = 0.5e-8     |

**VTO**: threshold voltage with zero  $V_{SB}$  (unit: V); **GAMMA**: body effect coefficient (unit:  $V^{1/2}$ )

**PHI**:  $2\Phi_F$  (unit: V);

**TOX**: gate oxide thickness (unit: m)

**NSUB**: substrate doping (unit: cm<sup>-3</sup>) **LD**: source/drain side diffusion (unit: m)

**UO:** channel mobility (unit: cm<sup>2</sup>/V/s) **LAMBDA:** channel-length modulation coefficient (unit: V<sup>-1</sup>)

**CJ:** source/drain bottom-plate junction capacitance per unit area (unit: F/m<sup>2</sup>) **CJSW:** source/drain sidewall junction capacitance per unit length (unit: F/m)

**PB:** source/drain junction built-in potential (unit: V)

**MJ:** exponent in CJ equation (unitless) **MJSW:** exponent in CJSW equation (unitless)

**CGDO:** gate-drain overlap capacitance per unit width (unit: F/m) **CGSO**: gate-source overlap capacitance per unit width (unit: F/m)

**JS:** source/drain leakage current per unit area (unit: A/m<sup>2</sup>)

## MOS SPICE Models – Level 2, 3, ...

- Level 2: Physics model
  - Include serval short channel effect
- Level 3: Semi-theoretical & Semi-empirical model
  - Simplified Level 2 model (accuracy vs. computational complexity)





Fig. 2. Variation of Id as a function of gate voltage in LEVEL 1 model

Fig. 7. Id-Vds characteristics of NMOS for LEVEL 2 (A) and LEVEL 3 (B) model.

#### MOS BSIM model

- BSIM (Berkeley Short Channel IGFET Model)
  - 胡正明教授(Prof. Chenmin Hu)
  - numerous empirical parameters: simplify the equations, but at the cost of losing touch with the actual device operation.
  - a simple equation to represent the geometry dependence of many of the device parameters.

$$P = P_0 + \frac{\alpha_P}{L_{eff}} + \frac{\beta_P}{W_{eff}}$$

- http://www-device.eecs.berkeley.edu
- □ FinFET



## **Appendix: FinFETs**



- FinFETs have three-dimensional geometry and exhibit superior performance as channel lengths fall below ~20 nm.
- Here,  $W = W_F + 2H_F$ , but since  $H_F$  is not under the circuit designer's control and  $W_F$ , impacts device imperfections, there are only discrete values for transistor width.



- Spacing between fins, S<sub>F</sub>, also plays a significant role in performance and is typically fixed.
- Due to small dimensions of the intrinsic FinFET, the gate and S/D contacts must be placed away from the core of the device.

## **Compare of MOS Models**

Performance Comparison of Models (from Cheng and Hu, MOSFET Modeling & BSIM3 Users Guide)

| Model   | Minimum<br>L (µm) | Minimum<br>Tox (nm) | Model<br>Continuity | i <sub>D</sub> Accuracy in<br>Strong Inversion | i <sub>D</sub> Accuracy in<br>Subthreshold | Small signal parameter | Scalability |
|---------|-------------------|---------------------|---------------------|------------------------------------------------|--------------------------------------------|------------------------|-------------|
| MOS1    | 5                 | 50                  | Poor                | Poor                                           | Not Modeled                                | Poor                   | Poor        |
| MOS2    | 2                 | 25                  | Poor                | Poor                                           | Poor                                       | Poor                   | Fair        |
| MOS3    | 1                 | 20                  | Poor                | Fair                                           | Poor                                       | Poor                   | Poor        |
| BSIM1   | 0.8               | 15                  | Fair                | Good                                           | Fair                                       | Poor                   | Fair        |
| BSIM2   | 0.35              | 7.5                 | Fair                | Good                                           | Good                                       | Fair                   | Fair        |
| BSIM3v2 | 0.25              | 5                   | Fair                | Good                                           | Good                                       | Good                   | Good        |
| BSIM3v3 | 0.15              | 4                   | Good                | Good                                           | Good                                       | Good                   | Good        |

## **Example of BSIM (NMOS)**

```
.MODEL CMOSN NMOS (
                                     DEVEL.
                                           = 49
+VERSION = 3.1
                         = 27
                   TNOM
                                      TOX
                                           = 7.78 - 9
                  NCH = 2.2E17
+XJ = 1E-7
                                    VTH0
                                           = 0.5121595
                                    83
+K1 = 0.5552701
                  K2 = 0.0186698
                                            = 0.0538742
    = -10
+K3B
                  W0 = 1.205177E-5
                                    NLX = 1.908819E-7
                                 DVT2W = 0
                 DVT1W = 0
+DVTOW = 0
                        = 0.8598993 DVT2
+DVT0 = 3.9538405 DVT1
                                           = -0.1996874
+00
     = 432.4300555 UA = -2.98252E-12 UB
                                           = 1.600316E-18
     = 4.087818E-11 VSAT = 1.926227E5 A0
+UC
                                            = 1.2168698
+AGS = 0.1792583
                   B0 = 1.066995E-6 B1
                                          = 5E - 6
+KETA = 5.364714E-3 A1 = 0
                                    A2 = 0.3684583
+RDSW = 812.3404098 PRWG = 0.0657941 PRWB = -0.0938282
                        = 6.735212E-8 LINT
+WR
                WINT
+XL = -2E-8   XW = 0
                                    DWG
                                          = -6.735256E-9
+DWB = 3.548415E-9 VOFF = -0.078735
                                     NFACTOR = 1.2829312
                  CDSC = 2.4E-4
                                CDSCD
+CIT
+CDSCB = 0
                   ETA0 = 1
                                     ETAB
                                           = 6.2773212-3
+DSUB
       = 0.7952596 PCLM
                          = 1.4453347
                                     PDIBLC1 = 5.21245E-4
+PDIBLC2 = 4.731652E-3 PDIBLCB = 0.0785725
                                       DROUT = 0.0413584
                   PSCBE2 = 1.787904E-5
+PSCBE1 = 5.072986E8
                                       PVAG = 0
+DELTA = 0.01
                  RSH = 3.2
                                     MOBMOD = 1
                 UTE = -1.5
                                    KT1
+PRT
      = 0
                                         = -0.11
                 KT2 = 0.022
+KT1L = 0
                                   UA1 = 4.31E-9
                  UC1 = -5.6E-11
      = -7.61E-18
                                           = 3.3E4
+UB1
                  WLN
+WL = 0
                                    1010
+MMM
                  MMT
                                    LL
                                    LIMIN
+LLN
                  T.W
                                    XPART
+LWL
                  CAPMOD = 2
                  CGSO
                                            = 1E-12
+CGDO
       = 2.78E-10
                         = 2.78E-10
```

## **Example of BSIM (PMOS)**

```
LEVEL = 49
.MODEL CMOSP PMOS (
                                 TOX = 7.7E-9
+VERSION = 3.1
                TNOM
               NCH = 8.52E16
                                VTH0 = -0.6603971
+XJ = 1E-7
                K2 = -0.0165827 K3 = 88.8977872
+K1 = 0.4594954
              W0 = 7.515625E-6 NLX = 2.511816E-7
+K3B = -5
+DVTOW = 0 DVT1W = 0 DVT2W = 0
+DVT0 = 1.4472839 DVT1 = 0.4769835 DVT2 = -0.0167159
+U0 = 157.2254632 UA = 1E-10 UB = 2.103088E-18
+UC = -1.49211E-11 VSAT = 2E5
                                A0 = 1.0641153
+AGS = 0.3707576 B0 = 2.412043E-6 B1 = 5E-6
                            A2 = 0.3
+KETA = -7.666067E-3 A1
                     = 0
+RDSW = 3.484979E3 PRWG = -0.1230866 PRWB = 0.0388117
+WR = 1
         WINT = 7.093263E-8 LINT = 0
                          DMG = -1.8394E-8
+XL = -2E-8 XW = 0
+DWB = 1.055952E-8 VOFF = -0.1190324 NFACTOR = 2
         CDSC = 2,4E-4 CDSCD = 0
+CIT
+CDSCB = 0
             ETA0 = 0.1127394 ETAB = 0.0173484
    = 0.7008224
                PCLM = 4.0197889 PDIBLC1 = 9.251931E-3
+DSUB
PSCBE2 = 5.024895E-10 PVAG = 3.459432
+PSCBE1 = 8E10
              RSH = 2.5
+DELTA = 0.01
                                MOBMOD = 1
+PRT = 0
          UTE = -1.5 KT1 = -0.11
            KT2 = 0.022 UA1 = 4.31E-9
+KT1L = 0
+UB1 = -7.61E-18
               UC1 = -5.6E-11 AT = 3.3E4
+WL
                               MM = 0
                WLN = 1
                   = 0
                               LL
                                     = 0
+DOMN
                MML
+LLM
    = 1
               LW
                     = 0
                               Light
                                    = 1
                               XPART = 0.5
               CAPMOD = 2
+LUGI.
40000 = 2 96F-10
               CCSO
                                CCBO = 1F-12
                     = 2.96F - 10
```

## **Growing number of parmeters**



BSIM4: http://www-device.eecs.berkeley.edu/bsim/bsim\_ent.html

Model 11: http://www.semiconductors.philips.com/Philips Models/mos models

EKV : http://legwww.epfl.ch/ekv/model.html

/model11/index.html

#### **EKV Model**

SPICE

Simulation Program with Integrated Circuit Emphasis

☐ BSIM

Berkeley Short Channel IGFET Model

EKV

Christian C. Enz, Francois Krummenacher, Eric Vittoz



1957 ~



1955 ~



1938 ~

#### **EKV Model: for weak inversion**

□ EKV

Based on voltage of the bulk  $I_{ds}$  equation for weak and strong inversion



BSIM and EKV groups have agreed to collaborate on the long-term development and support of BSIM6 as a world-class open-source MOSFET SPICE model for the international community for years to come. This is an exciting opportunity to leverage the long experience and widespread adoption of the BSIM model with the long experience and active role of EKV in furthering charge-based compact model.

Prof. C.Hu and Prof. C. Enz at MOS-AK/GSA in Helsinki

## Process Corner(工艺角)



- Process engineers guarantee a performance envelope for the devices.
- ☐ The idea is to constrain the speed envelope of the NMOS/PMOS transistors to a rectangle defined by four corners called process corners.



## **Examples**

☐ Settings: P. V. T.

Voltage: +- 10%

Temperature: -10~80 °C



## Single-Page MOSFET Model

$$\begin{split} I_{DS} &= K'_{n} \frac{W}{L} \left( V_{GS} - V_{T} \right)^{2} & V_{GS} - V_{T} \approx 0.2 \text{ V} \\ K'_{n} &= \frac{1}{2} \mu_{n} C_{ox} & K'_{p} \approx 40 \text{ } \mu \text{A/V}^{2} \\ g_{m} &= 2 K'_{n} \frac{W}{L} \left( V_{GS} - V_{T} \right) = 2 \sqrt{K'_{n} \frac{W}{L} I_{DS}} = \frac{2 I_{DS}}{V_{GS} - V_{T}} \end{split}$$

$$r_{DS} = r_{o} = \frac{V_{EL}}{I_{DS}}$$

$$r_{o} = \frac{1}{I_{D}\lambda}$$
 $V_{En} \approx 5 \text{ V/}\mu\text{mL } V_{Ep} \approx 8 \text{ V/}\mu\text{mL}$ 

$$v_{sat} = 10^{7} \text{ cm/s}$$

$$r_O = \frac{1}{I_D \lambda}$$

$$V_{En} \approx 5 \text{ V/}\mu\text{mL } V_{Ep} \approx 8 \text{ V/}\mu\text{mL}$$

$$v_{sat} = 10^7 \text{ cm/s}$$

$$f_T = \frac{1}{2\pi} \frac{3}{2n} \frac{\mu}{L^2} (V_{GS} - V_T) \text{ or now } \approx \frac{V_{sat}}{2\pi L}$$
  $f_T = \frac{g_m}{2\pi C_{GS}}$ 

$$f_{T} = \frac{g_{m}}{2\pi C_{GS}}$$

#### Appendix: Single-page Bipolar Transistor Model

$$I_{CE} = I_{S} \exp \frac{V_{BE}}{kT/q}$$
  $I_{S} \approx 10^{-15} \text{ A} \quad kT/q = 26 \text{ mV at } 300 \text{ K}$ 

$$g_{m} = \frac{I_{CE}}{kT/q} \qquad r_{o} = \frac{V_{E}}{I_{CE}} \qquad v_{En} \approx 20 \text{ V } V_{Ep} \approx 10 \text{ V}$$

$$f_{T} = \frac{1}{2\pi} \frac{1}{\tau_{F} + \frac{C_{ie} + C_{ic}}{g_{m}}} \quad \text{or} \approx \frac{v_{sat}}{2\pi W_{B}}$$

## **Appendix:** SPICE Simulation of MOS Circuit

```
M<number> <DRAIN> <GATE> <SOURCE> <BULK> modelname parameters
```

Example: M1 3 6 7 0 NCH W=100u L=1u

.MODEL <modelname> <model type> <model parameters>

#### convergence

```
ABSTOL default value 1pA
```

VNTOL default value 1uV

RELTOL default value 0.001(0.1%)

Example:

.OPTIONS ABSTOL=1uA VNTOL=1mV RELTOL=0.01

**Cost: Accuracy** 

## Example

#### Use of SPICE to simulate MOS output characteristics







#### Example

#### DC Analysis of Fig.

EX. DC Analysis of Fig. 2.48.

M1 2 1 0 0 MOSN w=5u l=1.0u

M2 2 3 4 4 MOSP w=5u l=1.0u

M3 3 4 4 MOSP w=5u l=1.0u

R1 3 0 100k

VDD 4 0 DC 5.0

VIN 1 0 DC 5.0

.model MOSN NMOS VT0=0.7 KP=110u

GAMMA=0.4 LAMBDA=0.04 PHI=0.7

.model MOSP PMOS VT0=-0.7 KP=50u

GAMMA=0.57 LAMBDA=0.05 PHI=0.8

.dc VIN 0 5 0.1

.print DC V(2)

.end



## **Summary**

- Model philosophy for IC design
  - Use simple models for design and sophisticated model for verification
- Models have several parts
  - Large signal static (DC variables)
  - Small signal static (gains, input/output resistances)
  - Small signal dynamic (frequency response, noise)
  - Large signal dynamic (slew rate)
  - In addition models may include
    - Temperature
    - Noise
    - Process variations (Monte Carlo method)
- Computer models
  - Must be numerically efficient
  - Quickly derived from new technology



Analog Design "Tricks":

Stay away from minimum channel length if possible

 $\Longrightarrow$  Larger  $r_{\circ}$  -> large gains Better agreement

Don't use the computer models for design, rather verification of design

#### **Outline**



- □ Review: Diodes
- MOS I/V Characteristics
- MOS Device Models
- MOS Short-Channel Effect
- MOS SPICE Models



# 集成电路原理与设计 4.器件模型二

宋 美 shuangsonghz@zju.edu.cn